Explanation for false positive of DSP-related designs:

```
1 Output for data/normal_scans/blackscholes_OOC_Synth_partial.json generated at 2020-03-13 14:28:21.426316 2 3 CombinatorialLoopDetector: 1875000.0
```

## Take one RO for example:

```
DSP_X26Y25 DSP_DSP48_0_PCOUT10 -> DSP_X26Y25 DSP_DSP48_1_PCIN10_PIN -> DSP_X26Y25 DSP_DSP48_1_FAKE_PREG -> DSP_X26Y25 DSP_DSP48_1_PCOUT47 ->

DSP_X26Y30 DSP_DSP48_0_PCIN17_PIN -> DSP_X26Y30 DSP_DSP48_0 FAKE_PREG -> DSP_X26Y30 DSP_DSP48_0 PCOUT47 ->

DSP_X26Y30 DSP_DSP48_0_PCIN17_PIN -> DSP_X26Y30 DSP_DSP48_1_FAKE_PREG -> DSP_X26Y30 DSP_DSP48_0 PCIN17_PIN -> DSP_X26Y30 DSP_DSP48_0 PCIN17_PIN -> DSP_X26Y30 DSP_DSP48_0 FAKE_A-AC -> DSP_X26Y30 DSP_DSP48_0_FAKE_A_PREG_STAGE0 -> DSP_X26Y25 DSP_DSP48_0_FAKE_A_PREG_STAGE1 -> DSP_X26Y25 DSP_DSP48_0_FAKE_A-AC -> DSP_X26Y25 DSP_DSP48_0_FAKE_A_PREG_STAGE1 -> DSP_X26Y25 DSP_DSP48_0_FAKE_A-AC -> DSP_X26Y25 DSP_DSP48_0_FAKE_A_PREG_STAGE0 -> DSP_X26Y25
```

It starts from PCOUT[10] of DSP0 in DSP\_X26Y25 (DSP\_X26Y25 DSP\_DSP48\_0\_PCOUT10)



Through the daisy chain, it connects to PCIN[10] of DSP1 in DSP\_X26Y25 (DSP\_X26Y25 DSP\_DSP48\_1\_PCIN10\_PIN)



PCIN\* ports connect straight to PCOUT\* ports through FAKE\_PREG. Below architecture map and logic view show that we suppose only one configuration bit for connection between internal outputs to DSP ports. Therefore, if there is no output register, PCIN\* will converge at FAKE\_PREG and propagate to PCOUT\* directly!



Figure 2-11: Output Port Logic

DSP\_X26Y25 DSP\_DSP48\_1\_PCOUT47 will then connect to DSP\_X26Y30 DSP\_DSP48\_0\_PCIN47\_PIN (another tile) through daisy chain.

DSP\_X26Y30 DSP\_DSP48\_0\_PCOUT47 will connect to DSP\_X26Y30 DSP\_DSP48\_1\_PCIN47\_PIN, it get converged at DSP\_X26Y30 DSP\_DSP48\_1\_FAKE\_PREG then propagate to DSP\_X26Y30 DSP\_DSP48\_1\_P29.

DSP\_X26Y30 DSP\_DSP48\_1\_**P29** then connects all the way back to tile DSP\_X26Y25 pin DSP\_DSP48\_0\_A14.



At DSP\_X26Y25 DSP\_DSP48\_0\_A14, it closes a loop to DSP\_X26Y25 DSP\_DSP48\_0\_PCOUT10